This file is indexed.

/usr/share/gputils/header/ps810.inc is in gputils-common 1.4.0-0.1build1.

This file is owned by root:root, with mode 0o644.

The actual contents of the file can be viewed below.

  1
  2
  3
  4
  5
  6
  7
  8
  9
 10
 11
 12
 13
 14
 15
 16
 17
 18
 19
 20
 21
 22
 23
 24
 25
 26
 27
 28
 29
 30
 31
 32
 33
 34
 35
 36
 37
 38
 39
 40
 41
 42
 43
 44
 45
 46
 47
 48
 49
 50
 51
 52
 53
 54
 55
 56
 57
 58
 59
 60
 61
 62
 63
 64
 65
 66
 67
 68
 69
 70
 71
 72
 73
 74
 75
 76
 77
 78
 79
 80
 81
 82
 83
 84
 85
 86
 87
 88
 89
 90
 91
 92
 93
 94
 95
 96
 97
 98
 99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
        NOLIST
; Based on PS500.INC, and PS810 DOS - WK 10/29/04

        LIST
; PS810.INC  Standard Header File, Version 0.1   Microchip Technology, Inc.
        NOLIST

; This header file defines configurations, registers, and other useful
; bits of information for the PS810 Fuel Gage.  These names
; are taken to match the data sheets as closely as possible.

; Note that the processor must be selected before this file is
; included.  The processor may be selected the following ways:

;       1. Command line switch:
;               C:\ MPASM MYFILE.ASM /PS810
;       2. LIST directive in the source file
;               LIST   P=PS810
;       3. Processor Type entry in the MPASM full-screen interface
;       4. Setting the processor in the MPLAB Project Dialog

;=======================================================================
;
;       Revision History
;
;=======================================================================
;Rev:   Date:        Details:                                       Who:
;0.10  01 Nov 2004   Initial release                                 WK
;
;       Verify Processor
;
;=======================================================================

  IFNDEF __PS810
     MESSG "Processor-header file mismatch.  Verify selected processor."
  ENDIF

;=======================================================================
;       18Fxxx Family        EQUates
;=======================================================================

FSR0            EQU 0
FSR1            EQU 1
FSR2            EQU 2

FAST            EQU 1

W               EQU 0
A               EQU 0
ACCESS          EQU 0
BANKED          EQU 1

;=======================================================================
;       16Cxxx/17Cxxx Substitutions
;=======================================================================

  #define DDRA  TRISA          ; PIC17Cxxx SFR substitution
  #define DDRB  TRISB          ; PIC17Cxxx SFR substitution
;  #define DDRC  TRISC          ; PIC17Cxxx SFR substitution
;  #define DDRD  TRISD          ; PIC17Cxxx SFR substitution
;  #define DDRE  TRISE          ; PIC17Cxxx SFR substitution

;=======================================================================
;
;       Register Definitions
;
;=======================================================================

;----- Register Files --------------------------------------------------
TOSU            EQU  H'0FFF'
TOSH            EQU  H'0FFE'
TOSL            EQU  H'0FFD'
STKPTR          EQU  H'0FFC'
PCLATU          EQU  H'0FFB'
PCLATH          EQU  H'0FFA'
PCL             EQU  H'0FF9'
TBLPTRU         EQU  H'0FF8'
TBLPTRH         EQU  H'0FF7'
TBLPTRL         EQU  H'0FF6'
TABLAT          EQU  H'0FF5'
PRODH           EQU  H'0FF4'
PRODL           EQU  H'0FF3'
INTCON          EQU  H'0FF2'
INTCON2         EQU  H'0FF1'
; reserved           H'0FF0'

INDF0           EQU  H'0FEF'
POSTINC0        EQU  H'0FEE'
POSTDEC0        EQU  H'0FED'
PREINC0         EQU  H'0FEC'
PLUSW0          EQU  H'0FEB'
FSR0H           EQU  H'0FEA'
FSR0L           EQU  H'0FE9'
WREG            EQU  H'0FE8'
INDF1           EQU  H'0FE7'
POSTINC1        EQU  H'0FE6'
POSTDEC1        EQU  H'0FE5'
PREINC1         EQU  H'0FE4'
PLUSW1          EQU  H'0FE3'
FSR1H           EQU  H'0FE2'
FSR1L           EQU  H'0FE1'
BSR             EQU  H'0FE0'

INDF2           EQU  H'0FDF'
POSTINC2        EQU  H'0FDE'
POSTDEC2        EQU  H'0FDD'
PREINC2         EQU  H'0FDC'
PLUSW2          EQU  H'0FDB'
FSR2H           EQU  H'0FDA'
FSR2L           EQU  H'0FD9'
STATUS          EQU  H'0FD8'
TMR0H           EQU  H'0FD7'
TMR0L           EQU  H'0FD6'
T0CON           EQU  H'0FD5'
; reserved           H'0FD4'
OSCCON          EQU  H'0FD3'
; reserved           H'0FD2'
WDTCON		EQU  H'0FD1'
RCON            EQU  H'0FD0'

; reserved           H'0FCF'
TMR1            EQU  H'0FCE'
T1CON           EQU  H'0FCD'
TMR2            EQU  H'0FCC'
; reserved           H'0FCB'
T2CON           EQU  H'0FCA'
ASIBUF		EQU  H'0FC9'
ASIADD		EQU  H'0FC8'
ASISTAT		EQU  H'0FC7'
ASICON1		EQU  H'0FC6'
ASICON2		EQU  H'0FC5'
ADRESH          EQU  H'0FC4'
ADRESL          EQU  H'0FC3'
ADCON0          EQU  H'0FC2'
ADCON1          EQU  H'0FC1'
ADCON2          EQU  H'0FC0'

; reserved           H'0FBF'
; reserved           H'0FBE'
; reserved           H'0FBD'
; reserved           H'0FBC'
; reserved           H'0FBB'
; reserved           H'0FBA'
; reserved           H'0FB9'
; reserved           H'0FB8'
; reserved           H'0FB7'
; reserved           H'0FB6'
; reserved           H'0FB5'
CMCON		EQU  H'0FB4'
; reserved           H'0FB3'
TMR3            EQU  H'0FB2'
T3CON           EQU  H'0FB1'
; reserved           H'0FB0'

; reserved           H'0FAF'
; reserved           H'0FAE'
; reserved           H'0FAD'
; reserved           H'0FAC'
; reserved           H'0FAB'
; reserved           H'0FAA'
; reserved           H'0FA9'
; reserved           H'0FA8'
EECON2          EQU  H'0FA7'
EECON1          EQU  H'0FA6'
; reserved           H'0FB5'
; reserved           H'0FB4'
; reserved           H'0FB3'
IPR2            EQU  H'0FA2'
PIR2            EQU  H'0FA1'
PIE2            EQU  H'0FA0'

IPR1            EQU  H'0F9F'
PIR1            EQU  H'0F9E'
PIE1            EQU  H'0F9D'
BGCAL		EQU  H'0F9C'
OSCCAL          EQU  H'0F9B'
REFCAL		EQU  H'0F9A'
; reserved           H'0F99'
; reserved           H'0F98'
; reserved           H'0F97'
; reserved           H'0F96'
; reserved           H'0F95'
; reserved           H'0F94'
TRISB           EQU  H'0F93'
; reserved           H'0F92'
PDPB            EQU  H'0F91'
; reserved           H'0F90'

; reserved           H'0F8F'
; reserved           H'0F8E'
; reserved           H'0F8D'
; reserved           H'0F8C'
; reserved           H'0F8B'
LATB            EQU  H'0F8A'
; reserved           H'0F89'
; reserved           H'0F88'
; reserved           H'0F87'
; reserved           H'0F86'
; reserved           H'0F85'
; reserved           H'0F84'
; reserved           H'0F83'
; reserved           H'0F82'
PORTB           EQU  H'0F81'
PORTA           EQU  H'0F80'


;----- STKPTR Bits -----------------------------------------------------
STKFUL          EQU  H'0007'    ;For backward compatibilty
STKOVF          EQU  H'0007'
STKUNF          EQU  H'0006'

;----- INTCON Bits -----------------------------------------------------
GIE             EQU  H'0007'
GIEH            EQU  H'0007'
PEIE            EQU  H'0006'
GIEL            EQU  H'0006'
TMR0IE          EQU  H'0005'
T0IE            EQU  H'0005'      ; For backward compatibility
INT0E           EQU  H'0004'
INT0IE          EQU  H'0004'      ; For backward compatibility
RBIE            EQU  H'0003'
TMR0IF          EQU  H'0002'
T0IF            EQU  H'0002'      ; For backward compatibility
INT0IF          EQU  H'0001'      ; For backward compatibility
INT0F           EQU  H'0001'
RBIF            EQU  H'0000'

;----- INTCON2 Bits ----------------------------------------------------
NOT_RBPU        EQU  H'0007'
RBPU            EQU  H'0007'
INTEDG0         EQU  H'0006'
TMR0IP          EQU  H'0002'
T0IP            EQU  H'0002'      ; For compatibility with T0IE and T0IF
RBIP            EQU  H'0000'

;----- STATUS Bits -----------------------------------------------------
N               EQU  H'0004'
OV              EQU  H'0003'
Z               EQU  H'0002'
DC              EQU  H'0001'
C               EQU  H'0000'

;----- T0CON Bits ------------------------------------------------------
TMR0ON          EQU  H'0007'
T08BIT          EQU  H'0006'
T0RD16          EQU  H'0005'
T0PSA           EQU  H'0003'
T0PS2           EQU  H'0002'
T0PS1           EQU  H'0001'
T0PS0           EQU  H'0000'

;----- OSCCON Bits ------------------------------------------------------
IDLEN           EQU  H'0007'
OSTS		EQU  H'0003'
SCS2		EQU  H'0002'
SCS1		EQU  H'0001'
SCS0		EQU  H'0000'

;----- RCON Bits -------------------------------------------------------
IPEN            EQU  H'0007'
GPB             EQU  H'0006'
NOT_RI          EQU  H'0004'
RI              EQU  H'0004'
NOT_TO          EQU  H'0003'
TO              EQU  H'0003'
NOT_PD          EQU  H'0002'
PD              EQU  H'0002'
NOT_POR         EQU  H'0001'
POR             EQU  H'0001'
NOT_BOR         EQU  H'0000'
BOR             EQU  H'0000'

;----- T1CON Bits ------------------------------------------------------
T1ON            EQU  H'0007'
T1PSA           EQU  H'0003'
T1PS2           EQU  H'0002'
T1PS1           EQU  H'0001'
T1PS0           EQU  H'0000'

;----- T2CON Bits ------------------------------------------------------
T2ON            EQU  H'0007'
T2PSA           EQU  H'0003'
T2PS2           EQU  H'0002'
T2PS1           EQU  H'0001'
T2PS0           EQU  H'0000'

;----- ASISTAT Bits -------------------------------------------------------
ASIOV           EQU  H'0007'
D_A             EQU  H'0006'
R_W             EQU  H'0005'
PF              EQU  H'0004'
SF              EQU  H'0003'
RSF             EQU  H'0002'
SRF             EQU  H'0001'
BF              EQU  H'0000'

;----- ASICON1 Bits --------------------------------------------------------
ASIMOD1         EQU  H'0007'
ASIMOD2         EQU  H'0006'
PIE             EQU  H'0004'
SIE             EQU  H'0003'
RSIE            EQU  H'0002'
SRIE            EQU  H'0001'
BIE             EQU  H'0000'

;----- ASICON2 Bits --------------------------------------------------------
TP              EQU  H'0007'
SLWRT           EQU  H'0006'
BBM             EQU  H'0006'
AEN             EQU  H'0005'
BBMPS2          EQU  H'0005'
GCEN            EQU  H'0004'
BBMPS1          EQU  H'0004'
NACK            EQU  H'0003'
BBMPS0          EQU  H'0003'
CKEN            EQU  H'0002'
SPSPS2          EQU  H'0002'
BACS            EQU  H'0001'
SPSPS1          EQU  H'0001'
AACS            EQU  H'0000'
SPSPS0          EQU  H'0000'


;----- ADCON0 Bits -----------------------------------------------------
GO              EQU  H'0001'
NOT_DONE        EQU  H'0001'
DONE            EQU  H'0001'
GO_DONE         EQU  H'0001'
ADON            EQU  H'0000'

;----- ADCON1 Bits -----------------------------------------------------
ADCOV           EQU  H'0007'
SIZE2           EQU  H'0006'
SIZE1           EQU  H'0005'
SIZE0           EQU  H'0004'

;----- ADCON2 Bits -----------------------------------------------------
C340            EQU  H'0007'
ADCS2           EQU  H'0002'
ADCS1           EQU  H'0001'
ADCS0           EQU  H'0000'

;----- CMCON bits ------------------------------------------------------
CWTST           EQU  H'0007'
CWVI            EQU  H'0004'
CWVEN           EQU  H'0000'

;----- T3CON Bits ------------------------------------------------------
T3ON            EQU  H'0007'
T3PSA           EQU  H'0003'
T3PS2           EQU  H'0002'
T3PS1           EQU  H'0001'
T3PS0           EQU  H'0000'

;----- EECON1 Bits -----------------------------------------------------
EEPGD           EQU  H'0007'
CFGS            EQU  H'0006'
COMA            EQU  H'0005'
FREE            EQU  H'0004'
WRERR           EQU  H'0003'
WREN            EQU  H'0002'
WR              EQU  H'0001'

;----- IPR2 Bits -------------------------------------------------------
CMIP            EQU  H'0006'
AOFIP           EQU  H'0003'
TMR3IP          EQU  H'0001'

;----- PIR2 Bits -------------------------------------------------------
CMIF            EQU  H'0006'
AOFIF           EQU  H'0003'
TMR3IF          EQU  H'0001'

;----- PIE2 Bits -------------------------------------------------------
CMIE            EQU  H'0006'
AOFIE           EQU  H'0003'
TMR3IE          EQU  H'0001'

;----- IPR1 Bits -------------------------------------------------------
ADIP            EQU  H'0006'
ASIIP           EQU  H'0003'
TMR2IP          EQU  H'0001'
TMR1IP          EQU  H'0000'

;----- PIR1 Bits -------------------------------------------------------
ADIF            EQU  H'0006'
ASIIF           EQU  H'0003'
TMR2IF          EQU  H'0001'
TMR1IF          EQU  H'0000'

;----- PIE1 Bits -------------------------------------------------------
ADIE            EQU  H'0006'
ASIIE           EQU  H'0003'
TMR2IE          EQU  H'0001'
TMR1IE          EQU  H'0000'

;----- BGCAL Bits -------------------------------------------------------
BGTC3           EQU  H'0003'
BGTC2           EQU  H'0002'
BGTC1           EQU  H'0001'
BGTC0           EQU  H'0000'

;----- OSCCAL Bits ----------------------------------------------------
REXT            EQU  H'0007'
OSC6            EQU  H'0006'
OSC5            EQU  H'0005'
OSC4            EQU  H'0004'
OSC3            EQU  H'0003'
OSC2            EQU  H'0002'
OSC1            EQU  H'0001'
OSC0            EQU  H'0000'

;----- WDTCON Bits -------------------------------------------------------
SWDTEN		EQU  H'0000'


;=======================================================================
;
;       I/O Pin Name Definitions
;
;=======================================================================

;----- PORTA -----------------------------------------------------------
RA5             EQU  5
MCLR            EQU  5
INT0            EQU  5

;----- PORTB -----------------------------------------------------------
RB0             EQU  0
SCL             EQU  0
RB1             EQU  1
SDA             EQU  1
SPS             EQU  1
RB2             EQU  2
RB3             EQU  3
RB4             EQU  4
RB5             EQU  5
VC2             EQU  5
RB6             EQU  6
NTC             EQU  6
PGC             EQU  6
RB7             EQU  7
PGD             EQU  7







;=======================================================================
;
;       RAM Definition
;
;=======================================================================

     __MAXRAM H'FFF'
     __BADRAM H'200'-H'DFF'
     __BADRAM H'E40'-H'F7F'
     __BADRAM H'F82'-H'F89',H'F8B'-H'F90',H'F92'
     __BADRAM H'F94'-H'F99',H'FA3'-H'FA5',H'FA8'-H'FB0'
     __BADRAM H'FB3',H'FB5'-H'FBF',H'FCB', H'FCF'
     __BADRAM H'FD2',H'FF0'

;=======================================================================
;
;  ID Location Registers
;
;  The following is an assignment of address values for all of the
;  ID Location registers for the purpose of table reads and writes,
;  and for device programming.

_IDLOC0         EQU    H'200000'
_IDLOC1         EQU    H'200001'
_IDLOC2         EQU    H'200002'
_IDLOC3         EQU    H'200003'
_IDLOC4         EQU    H'200004'
_IDLOC5         EQU    H'200005'
_IDLOC6         EQU    H'200006'
_IDLOC7         EQU    H'200007'

; To use the IDLOC registers, place the following lines in your source
; code in the following format, and change <expression> as desired.
; These lines are currently commented out here and each __IDLOCS line
; should have the preceding semicolon removed when pasted into your
; source code.
;
;  <expression> should take the form of B'1111bbbb' or H'Fn'
;  where b = user defined bit, or n = user defined nibble.

;  Program IDLOC registers
;    __IDLOCS  _IDLOC0, <expression>
;    __IDLOCS  _IDLOC1, <expression>
;    __IDLOCS  _IDLOC2, <expression>
;    __IDLOCS  _IDLOC3, <expression>
;    __IDLOCS  _IDLOC4, <expression>
;    __IDLOCS  _IDLOC5, <expression>
;    __IDLOCS  _IDLOC6, <expression>
;    __IDLOCS  _IDLOC7, <expression>

;=======================================================================
;
;       Configuration Bits
;
;  The following is an assignment of address values for all of the
;  configuration registers for the purpose of table reads and writes,
;  and for programming configuration words.

_CONFIG1L       EQU    H'300000'
_CONFIG1H       EQU    H'300001'
_CONFIG2L       EQU    H'300002'
_CONFIG2H       EQU    H'300003'
_CONFIG3L       EQU    H'300004'
_CONFIG3H       EQU    H'300005'
_CONFIG4L       EQU    H'300006'
_CONFIG4H       EQU    H'300007'
_CONFIG5L       EQU    H'300008'
_CONFIG5H       EQU    H'300009'
_CONFIG6L       EQU    H'30000A'
_CONFIG6H       EQU    H'30000B'
_CONFIG7L       EQU    H'30000C'
_CONFIG7H       EQU    H'30000D'
_CONFIG8L       EQU    H'30000E'

; To use the Configuration Bits, place the following lines in your
; source code in the following format, and change the configuration
; value to the desired setting (such as WDT_OFF to WDT_ON).  These are
; currently commented out here and each __CONFIG line should have the
; preceding semicolon removed when pasted into your source code.


;    __CONFIG  _CONFIG1L,  0x00
;    __CONFIG  _CONFIG1H,  0x00
;    __CONFIG  _CONFIG2L,  0x00
;    __CONFIG  _CONFIG2H, _WDT_ON_2H
;    __CONFIG  _CONFIG3L,  0x00
;    __CONFIG  _CONFIG3H, _MCLRE_ON_3H
;    __CONFIG  _CONFIG4L, _BKBUG_OFF_4L | _STVR_ON_4L
;    __CONFIG  _CONFIG4H,  0x00
;    __CONFIG  _CONFIG5L, _CP01_OFF_5L
;    __CONFIG  _CONFIG5H, _CPB_OFF_5H
;    __CONFIG  _CONFIG6L, _WRT01_OFF_6L
;    __CONFIG  _CONFIG6H, _WRTC_OFF_6H | _WRTB_OFF_6H
;    __CONFIG  _CONFIG7L, _EBTR01_OFF_7L
;    __CONFIG  _CONFIG7H, _EBTRB_OFF_7H
;    __CONFIG  _CONFIG8L,  0x01

;Configuration Byte 2H Options
_WDT_ON_2H        EQU  H'01' ; Watch Dog Timer enabled
_WDT_OFF_2H       EQU  H'00' ; Watch Dog Timer disabled

;Configuration Byte 3H Options
_MCLRE_ON_3H      EQU  H'80' ; MCLR enabled, RA5 input disabled
_MCLRE_OFF_3H     EQU  H'00' ; MCLR disabled, RA5 input enabled


;Configuration Byte 4L Options
_BKBUG_ON_4L      EQU  H'00' ; BacKground deBUGger enabled
_BKBUG_OFF_4L     EQU  H'80' ; BacKground deBUGger disabled
_STVR_ON_4L       EQU  H'01' ; Stack over/underflow Reset enabled
_STVR_OFF_4L      EQU  H'00' ; Stack over/underflow Reset disabled

;Configuration Byte 5L Options
; Protect program memory blocks from programmer reads and writes (see Config Byte 6L)
_CP01_ON_5L       EQU  H'00' ; Blocks 0 & 1 protected
_CP01_OFF_5L      EQU  H'01' ; Blocks 0 & 1 readable/ may be writable

;Configuration Byte 5H Options
;  Protect blocks from programmer reads and writes (see Config Byte 6H)
_CPB_ON_5H        EQU  H'00' ; Boot Block protected
_CPB_OFF_5H       EQU  H'40' ; Boot Block readable / may be writable

;Configuration Byte 6L Options
;  Protect program memory blocks from table writes and programmer writes
_WRT01_ON_6L      EQU  H'00' ; Block 0 & 1 write protected
_WRT01_OFF_6L     EQU  H'01' ; Block 0 & 1 writable

;Configuration Byte 6H Options
;  Protect blocks from table writes and programmer writes
_WRTC_ON_6H       EQU  H'00' ; Config registers write protected
_WRTC_OFF_6H      EQU  H'20' ; Config registers writable
_WRTB_ON_6H       EQU  H'00' ; Boot block write protected
_WRTB_OFF_6H      EQU  H'40' ; Boot block writable

;Configuration Byte 7L Options
;  Protect program memory blocks from table reads executed from other blocks
_EBTR01_ON_7L     EQU  H'00' ; Block 0 & 1 protected
_EBTR01_OFF_7L    EQU  H'01' ; Block 0 & 1 readable

;Configuration Byte 7H Options
;  Protect block from table reads executed in other blocks
_EBTRB_ON_7H      EQU  H'00' ; Boot block read protected
_EBTRB_OFF_7H     EQU  H'40' ; Boot block readable

;=======================================================================
;
;   Device ID registers
;
;  The following is an assignment of address values for the Device ID
;  registers for the purpose of table reads.

_DEVID1         EQU    H'3FFFFE'
_DEVID2         EQU    H'3FFFFF'

; Device ID registers hold device ID and revision number and are
; read-only
;
;Device ID Register 1
;               DEV2, DEV1, DEV0, REV4, REV3, REV2, REV1, REV0
;
;Device ID Register 2
;               DEV10, DEV9, DEV8, DEV7, DEV6, DEV5, DEV4, DEV3

;=======================================================================
        LIST