/usr/share/gEDA/sym/micro/ATmega103.sym is in geda-symbols 1:1.8.2-4.
This file is owned by root:root, with mode 0o644.
The actual contents of the file can be viewed below.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 | v 20070626 1
T 3600 12300 8 10 1 1 0 6 1
refdes=U?
T 400 12450 5 10 0 0 0 0 1
device=Atmega103
T 400 12650 5 10 0 0 0 0 1
footprint=TQFP64
T 400 12850 5 10 0 0 0 0 1
net=Vcc:21,52
T 400 13050 5 10 0 0 0 0 1
net=GND:22,53
T 400 13250 5 10 0 0 0 0 1
net=AGND:63
T 400 13450 5 10 0 0 0 0 1
net=AVcc:64
P 2900 100 2900 400 1 0 0
{
T 2950 200 5 8 1 1 0 0 1
pinnumber=23
T 2950 200 5 8 0 1 0 2 1
pinseq=1
T 2900 450 9 8 1 1 0 3 1
pinlabel=XTAL2
T 2900 600 5 8 0 1 0 3 1
pintype=out
}
P 2300 100 2300 400 1 0 0
{
T 2350 200 5 8 1 1 0 0 1
pinnumber=24
T 2350 200 5 8 0 1 0 2 1
pinseq=2
T 2300 450 9 8 1 1 0 3 1
pinlabel=XTAL1
T 2300 600 5 8 0 1 0 3 1
pintype=in
}
P 1700 100 1700 400 1 0 0
{
T 1750 200 5 8 1 1 0 0 1
pinnumber=18
T 1750 200 5 8 0 1 0 2 1
pinseq=3
T 1700 450 9 8 1 1 0 3 1
pinlabel=TOSC2
T 1700 600 5 8 0 1 0 3 1
pintype=out
}
P 1100 100 1100 400 1 0 0
{
T 1150 200 5 8 1 1 0 0 1
pinnumber=19
T 1150 200 5 8 0 1 0 2 1
pinseq=4
T 1100 450 9 8 1 1 0 3 1
pinlabel=TOSC1
T 1100 600 5 8 0 1 0 3 1
pintype=in
}
P 100 800 300 800 1 0 0
{
T 300 850 5 8 1 1 0 6 1
pinnumber=20
T 300 750 5 8 0 1 0 8 1
pinseq=5
T 450 800 9 8 1 1 0 0 1
pinlabel=\_Reset\_
T 450 800 5 8 0 1 0 2 1
pintype=in
}
V 350 800 50 6 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
P 100 1200 300 1200 1 0 0
{
T 300 1250 5 8 1 1 0 6 1
pinnumber=1
T 300 1150 5 8 0 1 0 8 1
pinseq=6
T 450 1200 9 8 1 1 0 0 1
pinlabel=\_PEN\_
T 450 1200 5 8 0 1 0 2 1
pintype=in
}
V 350 1200 50 6 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
P 100 2200 400 2200 1 0 0
{
T 300 2250 5 8 1 1 0 6 1
pinnumber=9
T 300 2150 5 8 0 1 0 8 1
pinseq=7
T 450 2200 9 8 1 1 0 0 1
pinlabel=PE7 (INT7)
T 450 2200 5 8 0 1 0 2 1
pintype=io
}
P 100 2600 400 2600 1 0 0
{
T 300 2650 5 8 1 1 0 6 1
pinnumber=8
T 300 2550 5 8 0 1 0 8 1
pinseq=8
T 450 2600 9 8 1 1 0 0 1
pinlabel=PE6 (INT6)
T 450 2600 5 8 0 1 0 2 1
pintype=io
}
P 100 3000 400 3000 1 0 0
{
T 300 3050 5 8 1 1 0 6 1
pinnumber=7
T 300 2950 5 8 0 1 0 8 1
pinseq=9
T 450 3000 9 8 1 1 0 0 1
pinlabel=PE5 (INT5)
T 450 3000 5 8 0 1 0 2 1
pintype=io
}
P 100 3400 400 3400 1 0 0
{
T 300 3450 5 8 1 1 0 6 1
pinnumber=6
T 300 3350 5 8 0 1 0 8 1
pinseq=10
T 450 3400 9 8 1 1 0 0 1
pinlabel=PE4 (INT4)
T 450 3400 5 8 0 1 0 2 1
pintype=io
}
P 100 3800 400 3800 1 0 0
{
T 300 3850 5 8 1 1 0 6 1
pinnumber=5
T 300 3750 5 8 0 1 0 8 1
pinseq=11
T 450 3800 9 8 1 1 0 0 1
pinlabel=PE3 (AC-)
T 450 3800 5 8 0 1 0 2 1
pintype=io
}
P 100 4200 400 4200 1 0 0
{
T 300 4250 5 8 1 1 0 6 1
pinnumber=4
T 300 4150 5 8 0 1 0 8 1
pinseq=12
T 450 4200 9 8 1 1 0 0 1
pinlabel=PE2 (AC+)
T 450 4200 5 8 0 1 0 2 1
pintype=io
}
P 100 4600 400 4600 1 0 0
{
T 300 4650 5 8 1 1 0 6 1
pinnumber=3
T 300 4550 5 8 0 1 0 8 1
pinseq=13
T 450 4600 9 8 1 1 0 0 1
pinlabel=PE1 (PDO/TXD)
T 450 4600 5 8 0 1 0 2 1
pintype=io
}
P 100 5000 400 5000 1 0 0
{
T 300 5050 5 8 1 1 0 6 1
pinnumber=2
T 300 4950 5 8 0 1 0 8 1
pinseq=14
T 450 5000 9 8 1 1 0 0 1
pinlabel=PE0 (PDI/RXD)
T 450 5000 5 8 0 1 0 2 1
pintype=io
}
P 100 5600 400 5600 1 0 0
{
T 300 5650 5 8 1 1 0 6 1
pinnumber=32
T 300 5550 5 8 0 1 0 8 1
pinseq=15
T 450 5600 9 8 1 1 0 0 1
pinlabel=PD7 (T2)
T 450 5600 5 8 0 1 0 2 1
pintype=io
}
P 100 6000 400 6000 1 0 0
{
T 300 6050 5 8 1 1 0 6 1
pinnumber=31
T 300 5950 5 8 0 1 0 8 1
pinseq=16
T 450 6000 9 8 1 1 0 0 1
pinlabel=PD6 (T1)
T 450 6000 5 8 0 1 0 2 1
pintype=io
}
P 100 6400 400 6400 1 0 0
{
T 300 6450 5 8 1 1 0 6 1
pinnumber=30
T 300 6350 5 8 0 1 0 8 1
pinseq=17
T 450 6400 9 8 1 1 0 0 1
pinlabel=PD5
T 450 6400 5 8 0 1 0 2 1
pintype=io
}
P 100 6800 400 6800 1 0 0
{
T 300 6850 5 8 1 1 0 6 1
pinnumber=29
T 300 6750 5 8 0 1 0 8 1
pinseq=18
T 450 6800 9 8 1 1 0 0 1
pinlabel=PD4 (IC1)
T 450 6800 5 8 0 1 0 2 1
pintype=io
}
P 100 7200 400 7200 1 0 0
{
T 300 7250 5 8 1 1 0 6 1
pinnumber=28
T 300 7150 5 8 0 1 0 8 1
pinseq=19
T 450 7200 9 8 1 1 0 0 1
pinlabel=PD3 (\_INT3\_)
T 450 7200 5 8 0 1 0 2 1
pintype=io
}
P 100 7600 400 7600 1 0 0
{
T 300 7650 5 8 1 1 0 6 1
pinnumber=27
T 300 7550 5 8 0 1 0 8 1
pinseq=20
T 450 7600 9 8 1 1 0 0 1
pinlabel=PD2 (\_INT2\_)
T 450 7600 5 8 0 1 0 2 1
pintype=io
}
P 100 8000 400 8000 1 0 0
{
T 300 8050 5 8 1 1 0 6 1
pinnumber=26
T 300 7950 5 8 0 1 0 8 1
pinseq=21
T 450 8000 9 8 1 1 0 0 1
pinlabel=PD1 (\_INT1\_)
T 450 8000 5 8 0 1 0 2 1
pintype=io
}
P 100 8400 400 8400 1 0 0
{
T 300 8450 5 8 1 1 0 6 1
pinnumber=25
T 300 8350 5 8 0 1 0 8 1
pinseq=22
T 450 8400 9 8 1 1 0 0 1
pinlabel=PD0 (\_INT0\_)
T 450 8400 5 8 0 1 0 2 1
pintype=io
}
P 100 9000 400 9000 1 0 0
{
T 300 9050 5 8 1 1 0 6 1
pinnumber=17
T 300 8950 5 8 0 1 0 8 1
pinseq=23
T 450 9000 9 8 1 1 0 0 1
pinlabel=PB7 (OC2/PWM2)
T 450 9000 5 8 0 1 0 2 1
pintype=io
}
P 100 9400 400 9400 1 0 0
{
T 300 9450 5 8 1 1 0 6 1
pinnumber=16
T 300 9350 5 8 0 1 0 8 1
pinseq=24
T 450 9400 9 8 1 1 0 0 1
pinlabel=PB6 (OC1B/PWM1B)
T 450 9400 5 8 0 1 0 2 1
pintype=io
}
P 100 9800 400 9800 1 0 0
{
T 300 9850 5 8 1 1 0 6 1
pinnumber=15
T 300 9750 5 8 0 1 0 8 1
pinseq=25
T 450 9800 9 8 1 1 0 0 1
pinlabel=PB5 (OC1A/PWM1A)
T 450 9800 5 8 0 1 0 2 1
pintype=io
}
P 100 10200 400 10200 1 0 0
{
T 300 10250 5 8 1 1 0 6 1
pinnumber=14
T 300 10150 5 8 0 1 0 8 1
pinseq=26
T 450 10200 9 8 1 1 0 0 1
pinlabel=PB4 (OC0/PWM0)
T 450 10200 5 8 0 1 0 2 1
pintype=io
}
P 100 10600 400 10600 1 0 0
{
T 300 10650 5 8 1 1 0 6 1
pinnumber=13
T 300 10550 5 8 0 1 0 8 1
pinseq=27
T 450 10600 9 8 1 1 0 0 1
pinlabel=PB3 (MISO)
T 450 10600 5 8 0 1 0 2 1
pintype=io
}
P 100 11000 400 11000 1 0 0
{
T 300 11050 5 8 1 1 0 6 1
pinnumber=12
T 300 10950 5 8 0 1 0 8 1
pinseq=28
T 450 11000 9 8 1 1 0 0 1
pinlabel=PB2 (MOSI)
T 450 11000 5 8 0 1 0 2 1
pintype=io
}
P 100 11400 400 11400 1 0 0
{
T 300 11450 5 8 1 1 0 6 1
pinnumber=11
T 300 11350 5 8 0 1 0 8 1
pinseq=29
T 450 11400 9 8 1 1 0 0 1
pinlabel=PB1 (SCK)
T 450 11400 5 8 0 1 0 2 1
pintype=io
}
P 100 11800 400 11800 1 0 0
{
T 300 11850 5 8 1 1 0 6 1
pinnumber=10
T 300 11750 5 8 0 1 0 8 1
pinseq=30
T 450 11800 9 8 1 1 0 0 1
pinlabel=PB0 (\_SS\_)
T 450 11800 5 8 0 1 0 2 1
pintype=io
}
P 100 1600 400 1600 1 0 0
{
T 300 1650 5 8 1 1 0 6 1
pinnumber=62
T 300 1550 5 8 0 1 0 8 1
pinseq=31
T 450 1600 9 8 1 1 0 0 1
pinlabel=AREF
T 450 1600 5 8 0 1 0 2 1
pintype=in
}
P 3900 800 3700 800 1 0 0
{
T 3700 850 5 8 1 1 0 0 1
pinnumber=33
T 3700 750 5 8 0 1 0 2 1
pinseq=32
T 3550 800 9 8 1 1 0 6 1
pinlabel=\_WR\_
T 3550 800 5 8 0 1 0 8 1
pintype=out
}
V 3650 800 50 6 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
P 3900 1200 3700 1200 1 0 0
{
T 3700 1250 5 8 1 1 0 0 1
pinnumber=34
T 3700 1150 5 8 0 1 0 2 1
pinseq=33
T 3550 1200 9 8 1 1 0 6 1
pinlabel=\_RD\_
T 3550 1200 5 8 0 1 0 8 1
pintype=out
}
V 3650 1200 50 6 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
P 3900 2200 3600 2200 1 0 0
{
T 3700 2250 5 8 1 1 0 0 1
pinnumber=54
T 3700 2150 5 8 0 1 0 2 1
pinseq=34
T 3550 2200 9 8 1 1 0 6 1
pinlabel=(ADC7) PF7
T 3550 2200 5 8 0 1 0 8 1
pintype=io
}
P 3900 2600 3600 2600 1 0 0
{
T 3700 2650 5 8 1 1 0 0 1
pinnumber=55
T 3700 2550 5 8 0 1 0 2 1
pinseq=35
T 3550 2600 9 8 1 1 0 6 1
pinlabel=(ADC6) PF6
T 3550 2600 5 8 0 1 0 8 1
pintype=io
}
P 3900 3000 3600 3000 1 0 0
{
T 3700 3050 5 8 1 1 0 0 1
pinnumber=56
T 3700 2950 5 8 0 1 0 2 1
pinseq=36
T 3550 3000 9 8 1 1 0 6 1
pinlabel=(ADC5) PF5
T 3550 3000 5 8 0 1 0 8 1
pintype=io
}
P 3900 3400 3600 3400 1 0 0
{
T 3700 3450 5 8 1 1 0 0 1
pinnumber=57
T 3700 3350 5 8 0 1 0 2 1
pinseq=37
T 3550 3400 9 8 1 1 0 6 1
pinlabel=(ADC4) PF4
T 3550 3400 5 8 0 1 0 8 1
pintype=io
}
P 3900 3800 3600 3800 1 0 0
{
T 3700 3850 5 8 1 1 0 0 1
pinnumber=58
T 3700 3750 5 8 0 1 0 2 1
pinseq=38
T 3550 3800 9 8 1 1 0 6 1
pinlabel=(ADC3) PF3
T 3550 3800 5 8 0 1 0 8 1
pintype=io
}
P 3900 4200 3600 4200 1 0 0
{
T 3700 4250 5 8 1 1 0 0 1
pinnumber=59
T 3700 4150 5 8 0 1 0 2 1
pinseq=39
T 3550 4200 9 8 1 1 0 6 1
pinlabel=(ADC2) PF2
T 3550 4200 5 8 0 1 0 8 1
pintype=io
}
P 3900 4600 3600 4600 1 0 0
{
T 3700 4650 5 8 1 1 0 0 1
pinnumber=60
T 3700 4550 5 8 0 1 0 2 1
pinseq=40
T 3550 4600 9 8 1 1 0 6 1
pinlabel=(ADC1) PF1
T 3550 4600 5 8 0 1 0 8 1
pintype=io
}
P 3900 5000 3600 5000 1 0 0
{
T 3700 5050 5 8 1 1 0 0 1
pinnumber=61
T 3700 4950 5 8 0 1 0 2 1
pinseq=41
T 3550 5000 9 8 1 1 0 6 1
pinlabel=(ADC0) PF0
T 3550 5000 5 8 0 1 0 8 1
pintype=io
}
P 3900 5600 3600 5600 1 0 0
{
T 3700 5650 5 8 1 1 0 0 1
pinnumber=42
T 3700 5550 5 8 0 1 0 2 1
pinseq=42
T 3550 5600 9 8 1 1 0 6 1
pinlabel=(A15) PC7
T 3550 5600 5 8 0 1 0 8 1
pintype=io
}
P 3900 6000 3600 6000 1 0 0
{
T 3700 6050 5 8 1 1 0 0 1
pinnumber=41
T 3700 5950 5 8 0 1 0 2 1
pinseq=43
T 3550 6000 9 8 1 1 0 6 1
pinlabel=(A14) PC6
T 3550 6000 5 8 0 1 0 8 1
pintype=io
}
P 3900 6400 3600 6400 1 0 0
{
T 3700 6450 5 8 1 1 0 0 1
pinnumber=40
T 3700 6350 5 8 0 1 0 2 1
pinseq=44
T 3550 6400 9 8 1 1 0 6 1
pinlabel=(A13) PC5
T 3550 6400 5 8 0 1 0 8 1
pintype=io
}
P 3900 6800 3600 6800 1 0 0
{
T 3700 6850 5 8 1 1 0 0 1
pinnumber=39
T 3700 6750 5 8 0 1 0 2 1
pinseq=45
T 3550 6800 9 8 1 1 0 6 1
pinlabel=(A12) PC4
T 3550 6800 5 8 0 1 0 8 1
pintype=io
}
P 3900 7200 3600 7200 1 0 0
{
T 3700 7250 5 8 1 1 0 0 1
pinnumber=38
T 3700 7150 5 8 0 1 0 2 1
pinseq=46
T 3550 7200 9 8 1 1 0 6 1
pinlabel=(A11) PC3
T 3550 7200 5 8 0 1 0 8 1
pintype=io
}
P 3900 7600 3600 7600 1 0 0
{
T 3700 7650 5 8 1 1 0 0 1
pinnumber=37
T 3700 7550 5 8 0 1 0 2 1
pinseq=47
T 3550 7600 9 8 1 1 0 6 1
pinlabel=(A10) PC2
T 3550 7600 5 8 0 1 0 8 1
pintype=io
}
P 3900 8000 3600 8000 1 0 0
{
T 3700 8050 5 8 1 1 0 0 1
pinnumber=36
T 3700 7950 5 8 0 1 0 2 1
pinseq=48
T 3550 8000 9 8 1 1 0 6 1
pinlabel=(A9) PC1
T 3550 8000 5 8 0 1 0 8 1
pintype=io
}
P 3900 8400 3600 8400 1 0 0
{
T 3700 8450 5 8 1 1 0 0 1
pinnumber=35
T 3700 8350 5 8 0 1 0 2 1
pinseq=49
T 3550 8400 9 8 1 1 0 6 1
pinlabel=(A8) PC0
T 3550 8400 5 8 0 1 0 8 1
pintype=io
}
P 3900 9000 3600 9000 1 0 0
{
T 3700 9050 5 8 1 1 0 0 1
pinnumber=44
T 3700 8950 5 8 0 1 0 2 1
pinseq=50
T 3550 9000 9 8 1 1 0 6 1
pinlabel=(AD7) PA7
T 3550 9000 5 8 0 1 0 8 1
pintype=io
}
P 3900 9400 3600 9400 1 0 0
{
T 3700 9450 5 8 1 1 0 0 1
pinnumber=45
T 3700 9350 5 8 0 1 0 2 1
pinseq=51
T 3550 9400 9 8 1 1 0 6 1
pinlabel=(AD6) PA6
T 3550 9400 5 8 0 1 0 8 1
pintype=io
}
P 3900 9800 3600 9800 1 0 0
{
T 3700 9850 5 8 1 1 0 0 1
pinnumber=46
T 3700 9750 5 8 0 1 0 2 1
pinseq=52
T 3550 9800 9 8 1 1 0 6 1
pinlabel=(AD5) PA5
T 3550 9800 5 8 0 1 0 8 1
pintype=io
}
P 3900 10200 3600 10200 1 0 0
{
T 3700 10250 5 8 1 1 0 0 1
pinnumber=47
T 3700 10150 5 8 0 1 0 2 1
pinseq=53
T 3550 10200 9 8 1 1 0 6 1
pinlabel=(AD4) PA4
T 3550 10200 5 8 0 1 0 8 1
pintype=io
}
P 3900 10600 3600 10600 1 0 0
{
T 3700 10650 5 8 1 1 0 0 1
pinnumber=48
T 3700 10550 5 8 0 1 0 2 1
pinseq=54
T 3550 10600 9 8 1 1 0 6 1
pinlabel=(AD3) PA3
T 3550 10600 5 8 0 1 0 8 1
pintype=io
}
P 3900 11000 3600 11000 1 0 0
{
T 3700 11050 5 8 1 1 0 0 1
pinnumber=49
T 3700 10950 5 8 0 1 0 2 1
pinseq=55
T 3550 11000 9 8 1 1 0 6 1
pinlabel=(AD2) PA2
T 3550 11000 5 8 0 1 0 8 1
pintype=io
}
P 3900 11400 3600 11400 1 0 0
{
T 3700 11450 5 8 1 1 0 0 1
pinnumber=50
T 3700 11350 5 8 0 1 0 2 1
pinseq=56
T 3550 11400 9 8 1 1 0 6 1
pinlabel=(AD1) PA1
T 3550 11400 5 8 0 1 0 8 1
pintype=io
}
P 3900 11800 3600 11800 1 0 0
{
T 3700 11850 5 8 1 1 0 0 1
pinnumber=51
T 3700 11750 5 8 0 1 0 2 1
pinseq=57
T 3550 11800 9 8 1 1 0 6 1
pinlabel=(AD0) PA0
T 3550 11800 5 8 0 1 0 8 1
pintype=io
}
P 3900 1600 3600 1600 1 0 0
{
T 3700 1650 5 8 1 1 0 0 1
pinnumber=43
T 3700 1550 5 8 0 1 0 2 1
pinseq=58
T 3550 1600 9 8 1 1 0 6 1
pinlabel=ALE
T 3550 1600 5 8 0 1 0 8 1
pintype=out
}
B 400 400 3200 11800 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 400 13650 5 10 0 0 0 0 1
description=8-bit RISC micro controller (Atmel)
T 400 13850 5 10 0 0 0 0 1
numslots=0
T 400 14050 5 10 0 0 0 0 1
author=Werner Hoch <werner.hoATgmx.de>
T 400 12250 9 10 1 0 0 0 1
ATmega103
|